# FPGA Tool Basic

2023.07.19 Yi Chen



## What is FPGA?

### FPGA(Field Programmable Gate Array)

: Integrated Circuit designed to be configured by a customer or a designer after manufacturing.





## What is FPGA?

### FPGA

- Hardware Design Flow Capable with Single Tool (e.g. Xilinx or Quartus)
- Simple Design Revision
- More accessibility to IP
- Fixed Amount of Resource
- Limited Customization During Place & Route

### • ASIC

- Multiple Tool for Each Design Steps (e.g. Cadence and Synopsys)
- High Cost for Hardware Revision
- Large Time Investment for Development
- Implementation of Desired Floorplan
- Full Customization and Control of Constraints



## **FPGA Board Structure**

#### FPGA Shell

: System-level component which administrates the basic operations of device such as host communication, external memory access

: Contains PCIe controller, Memory controller, Bus, Clock manager

### Top level Wrapper

: Verilog module which connects Shell & User Logic





### Required files for synthesis and implementation

- : Sources (Designed RTL files, IPs)
- : Constraints (Timing, Pin mapping, Pblock Setting, ... in .xdc files)

### Steps to set up the project

- 1. Unzip the zipped file
- 2. Move all of your working source codes of lab1 to 01\_RTL folder
- 3. Modify the vlist.f file accordingly to include all of your source codes.

| Lab2 > FPGA_TEMPLATE > |                    |                |       |
|------------------------|--------------------|----------------|-------|
| Name                   | Date modified      | Туре           | Size  |
| O1_RTL                 | 7/18/2023 11:03 AM | File folder    |       |
| ☐ 02_TB                | 7/18/2023 11:03 AM | File folder    |       |
| 3_LIST                 | 7/18/2023 11:03 AM | File folder    |       |
| dma_constrs.xdc        | 1/13/2022 12:50 AM | XDC File       | 1 KB  |
| mem0_init.mem          | 1/13/2022 12:50 AM | MEM File       | 1 KB  |
| mem1_init.mem          | 1/13/2022 12:50 AM | MEM File       | 1 KB  |
| shell.tcl              | 1/13/2022 12:56 PM | TCL File       | 15 KB |
| start_vivado.sh        | 1/13/2022 12:50 AM | SH Source File | 1 KB  |



- Use the script to create the project, add constraints and pre-designed source
  - 4. Script shell.tcl for generating pre-designed source (ex. Block Design) automatically

Make Tcl Script for customized Block Design using 'Export Block Design'

```
undergraduate@u50-server4:~/Yi$ ls
01_RTL 02_TB 03_LIST dma_constrs.xdc mem0_init.mem mem1_init.mem shell.tcl start_vivado.sh
undergraduate@u50-server4:~/Yi$ ./start_vivado.sh
-bash: ./start_vivado.sh: Permission denied
undergraduate@u50-server4:~/Yi$ chmod 777 start_vivado.sh
undergraduate@u50-server4:~/Yi$ ./start_vivado.sh
undergraduate@u50-server4:~/Yi$ ./start_vivado.sh
undergraduate@u50-server4:~/Yi$
******* Vivado v2020.2 (64-bit)

**** SW Build 3064766 on Wed Nov 18 09:12:47 MST 2020

**** IP Build 3064653 on Wed Nov 18 14:17:31 MST 2020

*** Copyright 1986-2020 Xilinx, Inc. All Rights Reserved.
```



### Generate Output Products

: Convert Block Design to Verilog File

: Generate Pre-Synthesized Module

















#### Functional Simulation

: Simulate Functional Logic through customized Testbench





Synthesis & Implementation & Generate Bitstream





## **Integrated Logic Analyzer**

### ILA(Integrated Logic Analyer)

: The customizable Integrated Logic Analyzer (ILA) IP core is a logic analyzer that can be used to monitor the internal signals of a design.

: The ILA core includes many advanced features of modern logic analyzers, including boolean trigger equations and edge transition triggers. Because the ILA core is synchronous to the design being monitored, all design clock constraints that are applied to your design are also applied to the components of the ILA core.



### How to make ILA?

### Before Synthesis

- : Write (\* MARK\_DEBUG="true" \*) ahead of input/output port which you want to check @ RTL
- : Clock & Reset signals are not allowed to make ILA



## How to make ILA?

### After Synthesis





**4** Select proper Clock Domain

**6** Impl. & generate Bitstream



- Program Device
  - 2 Move your own bitstream (.bit) to test PC server (ILA (.ltx) file if necessary)
    - File Location: \$project\_folder/\$project\_name/\$project\_name.runs/impl\_1







### Program Device





### Test PC setting

- : Connect Host PC to Programmed FPGA Device
  - File Location: \$test PC server(ID: freshman)/Workplace/Freshman-Curriculum/test/driver\_command.txt

```
cd /home/members/freshman/Workplace/XilinxAR65444/Linux/Xilinx_Answer_65444_Linux_Files/tests
sudo make clean

cd /home/members/freshman/Workplace/XilinxAR65444/Linux/
sudo ./build-install-driver-linux.sh

-
sudo reboot

cd /home/members/freshman/Workplace/XilinxAR65444/Linux/Xilinx_Answer_65444_Linux_Files/tests
sudo ./load_driver.sh
```



#### Set ILA waveform

: After setting up test PC, Open Vivado and Do Program Device process 2,3,4 again (See previous Slide for Program Device)

: Load ILA file(.ltx) to ILA waveform





### ILA waveform

: ILA Setting – Choose number & position of samples you want

: Trigger Setup – Set the specific conditions which trigger to get samples





ILA waveform







#### Command for Host PC

- : Command to write & read data through AXI\_LITE & AXI
- File Location: \$test PC server(ID: freshman)/Workplace/Freshman-Curriculum/test/driver\_command.txt

```
reg rw
                program
xdma1 user
               xdma name, 0 for u50, 1 for vcu118
0x00000000
                address
                r/w
                value, if none, read
0x00000007
./reg_rw_/dev/xdma1_user_0x00000000 w
                                     0x00000007
                                                 1 AXI_LITE Read/Write Command
dma to device
dma from device
                       program
                        xdma name
xdma1 h2c 0
xdma1 c2h 0
                        file
                       size
                                                              ② AXI Read/Write Command
                       address
 /dma to device -d /dev/xdma1 h2c 0 -f data/in helloworld.bin -s 0x00000100 -a 0x00100000 -c 1
      from device -d /dev/xdma1 c2h 0 -f result/tmp test hi.bin -s 0x00000010 -a 0x00100000 -c
```



## Reference

• For detailed information, please refer to the 'XilinxDesignFlow\_v1' file on DB server



## **Revision History**

- Version 1.0 : 21/01/19, Sukbin Lim
- Version 1.1 : 21/10/01, Juyeong Yoon
- Version 2.0 : 22/07/12, Sukjin Lee
- Version 2.1 : 23/07/11, Yi Chen

